Improved Parallel Scanner for the Concurrent Execution of Lexical Analysis Tasks on Multi-Core Systems

Vaikunta Pai T. 1*, Nethravathi P. S. 2, & P. S. Aithal 3

1 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore-575001, India.
ORCID: 0000-0001-6100-9023; Email: vaikunthpai@gmail.com

2 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore – 575001, India.
ORCID: 0000-0001-5447-8673; Email: nethrakumar590@gmail.com

3 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore – 575001, India.
ORCID: 0000-0002-4691-8736; Email: psaithal@gmail.com

Subject Area: Computer Science.
Type of the Paper: Experimental Research.
Type of Review: Peer Reviewed as per [C|O|P|E] guidance.
Indexed In: OpenAIRE.
DOI: https://doi.org/10.5281/zenodo.6375532
Google Scholar Citation: IJAEML

How to Cite this Paper:

International Journal of Applied Engineering and Management Letters (IJAEML)
A Refereed International Journal of Srinivas University, India.

Crossref DOI: https://doi.org/10.47992/IJAEML.2581.7000.0130

Received on: 28/02/2022
Published on: 23/03/2022

© With Authors.

This work is licensed under a Creative Commons Attribution-Non-Commercial 4.0 International License subject to proper citation to the publication source of the work.
Disclaimer: The scholarly papers as reviewed and published by the Srinivas Publications (S.P.), India are the views and opinions of their respective authors and are not the views or opinions of the S.P. The S.P. disclaims of any harm or loss caused due to the published content to any party.
Improved Parallel Scanner for the Concurrent Execution of Lexical Analysis Tasks on Multi-Core Systems

Vaikunta Pai T. 1*, Nethravathi P. S. 2, & P. S. Aithal 3
1 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore-575001, India.
ORCID: 0000-0001-6100-9023; Email: vaikunthpai@gmail.com
2 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore – 575001, India.
ORCID: 0000-0001-5447-8673; Email: nethrakumar590@gmail.com
3 Faculty, College of Computer Science & Information Science, Srinivas University, Mangalore – 575001, India.
ORCID: 0000-0002-4691-8736; Email: psaithal@gmail.com

ABSTRACT

Purpose: The processing power of machines will continue to accelerate massively. Modern eras of computing are driven by elevated parallel processing by the revolution of multi-core processors. This continuing trend toward parallel architectural paradigms facilitates parallel processing on a single machine and necessitates parallel programming in order to utilize the machine’s enormous processing power. As a consequence, scanner generator applications will eventually need to be parallelized in order to fully leverage the throughput benefits of multi-core processors. This article discusses the way of processing the tasks in parallel during the scanning stage of lexical analysis. This is done by recognizing tokens in different lines of the source program in parallel along with auto detection of keyword in a character stream. Tasks are allocated line-by-line to the multiple instances of the lexical analyzer program. Then, each of the instances is run in parallel to detect tokens on different cores that are not yet engaged.

Design/Methodology/Approach: Developing a theoretical and experimental approach for parallelizing the lexical scanning process on a multi-core system.

Findings/Result: Based on the developed model, the theoretical and practical results indicate that the suggested methodology outperforms the sequential strategy in terms of tokenization consistently. It significantly decreases the amount of time spent on lexical analysis during the compilation process. It is clearly observed that the speedup should increase at or close to the same rate as the number of cores and keywords in the source program increases. This enhancement would improve the overall compilation time even more.

Originality/Value: A hybrid model is developed for the concurrent execution of a lexical analyzer on multi-core systems using a dynamic task allocation algorithm and an auto-keyword detection method.

Paper Type: Experimental Research.

Keywords: Multi-core systems, Lexical analysis, Auto keyword detection

1. INTRODUCTION:

Detection of the programming language’s tokens is typically done in the lexical analyzer portion of the compiler. A lexical analyzer is a pattern recognition engine that takes an input string of individual characters and separates it into groups of characters known as tokens [1]. As an output, a stream of tokens is generated for syntax analysis. Tokens are basic units of programming language and are a sequence of characters with a collective meaning. It defines the type of input string, such as keywords, identifiers, literal strings, constants, operators, and punctuation symbols. Tokenization is a process of recognizing tokens in a character stream and it is the initial stage of any compiler of high-level programming language. It is the most time-consuming operation and has a noticeable impact on the performance of a compiler. According to Lucene [2] benchmarks, tokenization consumes between
14% and 20% of a search engine indexer's time and spends 30% or more of the execution time for XML processing [3, 4]. As a consequence, compiler performance has declined precipitously. According to studies [5], the most computationally intensive phase of the compiler is the lexical analyzer, and optimizing this phase alone can significantly improve the compiler's overall performance. Tokenization necessitates the high-speed, parallel processing capability that multi-core processors are intended to provide. With the widespread use of multi-core processors, developing an efficient task scheduling technique is critical to the performance of the multi-core processor. The majority of existing task scheduling algorithms is optimized for single-core processor and cannot be used effectively with multi-core processor systems. Numerous studies on task scheduling have been conducted from a variety of perspectives. Existing task scheduling methods, on the other hand, have a number of shortcomings, including low processor usage, high complexity, and so forth [6].

This paper presents an efficient task allocation and auto keyword detection algorithm for achieving the lexical scanning process in parallel on multi-core processors. It is based on allocating tasks line-by-line to unused cores for detecting keyword patterns in parallel with other token types using dynamic queue. The experimental results show that the proposed algorithm performs better in terms of the overall time required to recognize tokens during the compilation process. The remainder of this paper is organized as follows. The second section looks at many key works in this subject. Section three discusses the objectives of this work. Section four proposes a parallel lexical analyzer implementation and discusses an algorithm from a theoretical and experimental perspective. Section five evaluates the suggested approach and demonstrates the performance increase using sample test cases. Section six presents ABCD Listing analysis of proposed model of parallel lexical analyzer. Section seven then comes to a conclusion.

2. RELATED WORK:

Numerous initiatives have been undertaken in the past to parallelize tokenization and accelerate pattern matching through the use of effective string-matching algorithms. Damayanthi Herath et al. [7] examined two different designs for parallel execution. The first method splits the input strings and processes them separately in different threads for pattern matching. The second approach is to divide the pattern set into separate threads and build multiple pattern machines with the same input string. Due to the relatively large size of the pattern text in traditional bio-computing applications in comparison to the input text, the amount of time required to construct the state machine has a significant impact on the total time required for pattern matching. As a consequence, the authors of [7] selected the second method, which included segmenting the massive pattern collection into smaller parts. Then, each pattern matching machine with a failure link was built individually using a separate thread, and each machine independently processes the same input string during runtime. The number of patterns detected per second was used to determine the throughput of this experiment, which was carried out with varying thread counts. When compared to a single thread solution on an eight-core CPU, their method resulted in a greater throughput improvement.

Lin et al. improved throughput by implementing Parallel Failure-less Aho-Corasick (PFAC) [8]. This method implements the Aho-Corasick (AC) algorithm [9] on the GPU. Because it removes all failed transitions from the state system, it minimizes the cost associated with backtracking. As a result, the algorithm's complexity and memory use are reduced. Every character in the input string is allocated to a GPU thread, and all PFAC threads pass through the same failure-free version of Aho-Corasick state machine, which quits in the absence of a valid transition.

Oreste Villa et al. implemented the AC technique using a software-based approach [10]. On the Cray XMT multithreaded shared memory architecture, it was evaluated using a dictionary. They utilized an enhanced version of the AC method known as optimized Aho-Corasick (AC-opt) [11], which constructs the state machine by substituting regular transitions for all failed ones. They demonstrated that the AC-opt method outperforms the original AC algorithm based on their results.

Daniele Paolo Scarpazza et al. [12] investigated high-performance string searching in large dictionaries. They concentrated their efforts on Network Intrusion Detection Systems (NIDS) and the Cell/B.E. processor. Their objective is to parallelize AC on the IBM Cell/B.E processor by implementing an improved version that does precise string matching against massive dictionaries. The method was written in C and made use of the CBE language extension as well as an intrinsic.

Daniele Paolo Scarpazza et al. [13], contributed significantly to the development of a parallel lexical analyzer. They provided a method and a set of strategies for performing parallel regular expression-
based tokenization leveraging multi-core architecture capabilities such as multiple threads and Single Instruction Multiple Data instructions. As an experiment, the traditional Flex kernel was customized for execution on a multi-core cell processor. The implementation of this technology by Cell/B.E. processors boosted throughput by a maximum of 14.30 Gbps per Cell chip and 9.76 Gbps on Wikipedia input.

Umarani Srikanth [14] investigated how to parallelize a lexical analyzer for use with cell processors. The method works by segmenting the original source code into a predetermined number of parts and performing lexical analysis operations concurrently. In that experiment, the Aho-Corasick algorithm is used to recognize tokens. A performance boost is observed when the parallel version of the lexical analyzer method is run on a system equipped with an IBM Cell Processor.

Amit Barve et al. [15] attempted to parallelize a lexical analyzer using the concept of processor affinity. The method is based on detecting and identifying tokens in parallel in for-loop statements in source code using memory block. The buffer is used in this algorithm to store for-loop statements detected in source code via a pivot location file comprising the beginning and ending position of each for-loop. The Round Robin scheduling approach is used to allocate tasks to various CPUs and tokens are recognized by processing each line in buffer in parallel using OpenMP programming.

In a computer language, identifier is a token that name the language entities such as variable, function, or label. Reserved words (a.k.a. keywords) are defined with predefined meaning in the language syntax definition. In fact keywords are subset of identifiers and these words cannot be used as an identifier. To look for keyword patterns before identifiers, the keyword pattern specifications are listed before identifiers, while constructing LEX specification. From the regular expression patterns specified in the lexical analyzer generator specification, the lexical analyzer generator generates a transition table for a finite automaton. The lexical analyzer's finite automaton simulator searches the input buffer for regular expression patterns using this transition table.

As noted in related work, the original source code is divided into chunks of a fixed size based on certain criteria. The blocks are then distributed among the cores for parallel processing of lexical analysis. The efficacy of the results provided in the selected studies demonstrates an abrupt drop in the speedup graph due to a CPU's inability to obtain adequate work after completing the current task allocated to it. The majority of traditional task scheduling algorithms is optimized for single-core processors and is therefore incompatible with multi-core processor systems. Developing an efficient work scheduling method is critical for multi-core processor performance. Hence the work tries to introduce a dynamic task allocation strategy.

This article demonstrates how to accelerate the lexical scanning process by allocating tasks line-by-line to unused cores to run in parallel on multi-core processors. It also discusses the way to recognize the keywords without specifying the keyword patterns in LEX specifications by developing auto keyword detection method. It minimizes memory requirements by reducing the transition tables.

3. OBJECTIVES :

The main objective of this research is to design and develop parallel lexical analyzer for concurrent execution of lexical analysis tasks on multi-core systems. The objectives of this research work have been

(1) To design and develop a hybrid model for the concurrent execution of a lexical analyzer on multi-core systems using a dynamic task allocation algorithm and auto keyword detection method.

(2) To analyze the performance improvements of hybrid model for parallel lexical analyzer using a dynamic task allocation algorithm on multi-core systems with increased numbers of CPU cores.

(3) To compare the performance of a sequential lexical analyzer running on a single core with a hybrid model for a parallel lexical analyzer running on a multi-core system.

(4) To analyse the hybrid model of parallel lexical analyzer running on a multi-core system using ABCD listing.

4. METHODOLOGY :

This section demonstrates how the data parallelization technique can be used to accelerate the process of lexical scanning. Is split into two parts:

- Theoretical approach to an algorithm
- Experimental approach
4.1 Theoretical approach to an algorithm:

(a) Parallelizing the lexical scanning process on a multi-core system:

In this approach theoretical proof for the faster process is achieved.

Let “k” be the number of lines in the program and \( t_i \) be the time taken for \( i^{th} \) line for the recognition of the token fully. Let \( n \) be the number of processors working for recognition of the token in parallel.

Let \( T \) be the total time taken for the recognition of the token for full programme.

Then the average time taken for the recognition of the token for a single line is

\[
\bar{t} = \frac{\sum_{i=1}^{k} t_i}{k} \quad (1)
\]

And Standard deviation

\[
\sigma_t = \frac{1}{k} \sqrt{\sum_{i=1}^{k} (t_i^2 - \bar{t}^2)} \quad (2)
\]

When the average time \( \bar{t} \) is equal to the time taken for each line to recognising the token, then the standard deviation is zero. This is indicated by the equation (3)

\[
T = \bar{t}k \quad (3)
\]

In case Standard deviation not equal to zero then the total time taken for recognising all tokens will be as shown in (4)

\[
T = k(\bar{t} + \sigma_t) \quad (4)
\]

If the number of processors \( n \), working in parallel for recognising all tokens considering each lines of the program for single core will be

\[
T = \frac{k}{n}(\bar{t} + \sigma_t) \quad (5)
\]

This is theoretical value for recognizing token for 23 line program with average time taken for the recognition of the token = 3.66522E-05 and standard deviation = 2.71203E-05 full program in parallel.

By evaluating the values for two three and four cores are as in the table shown below:

<table>
<thead>
<tr>
<th>Time taken (2 cores)</th>
<th>Time taken (3 cores)</th>
<th>Time taken (4 cores)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0.000733383</td>
<td>0.000488822</td>
<td>0.000366692</td>
</tr>
</tbody>
</table>

(b) Auto Keyword recognition:

To expedite auto recognition of keywords from the formal description of an identifier, keywords are initially recognized as identifiers on the internal level. The pattern is then looked up in a keyword dictionary to return the appropriate keyword token. A pattern of keyword is a finite set of symbols drawn from a language’s alphabet that denotes a keyword token, and dictionary is a collection of keyword patterns \( K = \{ k_1, k_2, ..., k_n \} \). On the basis of the dictionary, the keyword detection method generates an automaton to recognize keywords in the dictionary. In array approach of automaton, for each character of the text string \( T \), in the worst case, it scans serially over all \( n \) total characters in the patterns. Time Complexity of searching is \( O(mn) \), where \( m \) be the text length and \( n \) be the total length of the pattern strings. To improve search performance, rather than searching the keyword pattern strings in serial, search them in parallel. This will eliminate a significant amount of redundant rescanning work.

The keyword recognition automaton is based on the trie of the given keyword dictionary. Trie is a data structure based on tree structure, which can be used to efficiently retrieve a key from a large collection of patterns. Each keyword pattern \( k \) in the keyword dictionary corresponds to a path in the trie that begins at the root node and includes edges labelled with the pattern’s symbols. Each edge that leaves a node has a unique label. Figure 1 illustrates the trie that corresponds to the keyword dictionary \{if,
int, long, union, unsigned}. A node's label $L(v)$ is the concatenation of all edge labels encountered on the path leading to node $v$. For each keyword pattern $k_i \in K$, there is a node $v$ in the trie with label $L(v) = k_i$ (in the figure 1, grey colour nodes represent nodes holding valid keywords in C language), and the label $L(v)$ of any leaf node $v$ in the trie equals some pattern $k_i \in K$. The time complexity of building a trie-based pattern matching machine is linear to the total length of given keyword patterns $n$ in dictionary i.e., $O(n)$.

![Fig. 1: Trie corresponding to some keywords in C – if, int, long, union and unsigned](image)

A trie can be used to determine whether or not a given lexeme is of token type keyword, as follows. To find a lexeme $s$, begin at the root node and extend the path labelled as $s$. If the search path leads to a node with an identifier $i$, then the lexeme included in the keyword dictionary and it is keyword pattern $k_i$. For the search action the complexity will be linear to the length of the text string. The best case time complexity of trie searching is $O(1)$. In the worst case, for each character of text string, it scans as most as many characters as exist in the deepest branch of the trie. So, the worst-case time complexity of trie searching is $O(mL_{\text{max}})$, where $m$ be the length of the lexeme and $L_{\text{max}}$ is the length of the longest pattern string, which is a good runtime over array approach of implementation.

4.2 Experimental approach:

(a) Auto keyword detection using hashed trie:

There are various ways to design a trie, each with a particular trade-off between memory consumption and performance of operations. The basic trie structure stores a set of words over an alphabet $A$ as a linked set of nodes, each of which has an array of child pointers, one for each symbol in the alphabet. The space requirement to store $n$ strings $w_1, \ldots, w_n$ in this basic form is $O(|A|\sum_{i=1}^{n} \text{length}(w))$. It can be made space-efficient by implementing trie using hash map to store children of a node. As illustrated in figure 2, allocate memory only for alphabets in use, and it will not waste space storing null pointers. It minimizes memory requirements of trie and performs efficient lookups. Space used here with every node here is proportional to number of children which is much better than proportional to alphabet size, especially if alphabet is large. Trie memory optimization using hash map can be very effective in addressing performance optimization. The memory optimization implementation of a dictionary lookup using trie can be accomplished by the following algorithm. It serves the primary purpose of keyword recognition in lexical analyzer.

Function \text{HASHTRIE\_SEARCH}(LEXEME). Given LEXEME, a currently matched lexeme and ROOT, a pointer to the root element of constructed hashed trie whose typical node contains \text{CHILDREN}, which is of type hash map data structure to map hash value to key of a child node. NODE is a pointer to the node being currently processed. Variable \text{CHILD} holds hash value mapped to a
particular key. Function SUB returns the substring. This function returns "true" if given LEXEME is found in hash trie, "false" otherwise.

Method:
1. [Initialization]  
   NODE ← ROOT
2. [Perform the search]  
   Repeat for K = 1, 2, ..., LENGTH(LEXEME)  
      CHILD ← NODE.CHILDREN[SUB(LEXEME, k,1)]  
      if CHILD = NULL  
      then Return(false) (There is no such keyword)  
      else   NODE ← CHILD
3. [Keyword found]  
   Return(true)

![Hash-map to each node of the hash trie](image)

**(b) Parallel lexical scanning using dynamic task allocation:**
To facilitate parallel tokenization across multiple cores, integrate the dynamic task allocation algorithm, which assigns tasks line-by-line to the core that are not currently engaged. This algorithm uses a set of techniques that take advantage of multi-core features such as multi-processing and processor affinity. To process a specific source file is taken. To facilitate efficient file access within the algorithm, the source file is first mapped to a process address space. Memory mapping is a method of loading a file directly into computer memory. This prevents processor in the I/O queue from experiencing a delay, resulting in a significant improvement in file I/O performance. The algorithm creates a new child process for each line read from the buffer to run the instance of LEX program. The same is then assigned it to the core that is not currently engaged. As a result, assigned core concurrently tokenizes string from each read line. A CPU queue maintains the status of availability of cores. Initially, the CPU queue is filled with all available cores. When a process demands a core, the core at the head of the CPU queue is removed and the core is re-added at the tail of the CPU queue when it becomes free. While the queue is not empty, the scheduler continues to remove cores from the CPU queue's head and allocate them to processes. If the queue is empty, the scheduler receives a wait signal.
The line-by-line task allocation to the cores that are not currently engaged and auto detection of keywords can be accomplished by the flowchart shown in Figure 3.

5. EXPERIMENTAL RESULTS:

The experimental system is configured with an Intel Core i7-950 processor, an ASUS P6T-SE motherboard, and 12-GB DDR3 memory running the Ubuntu 18.04.5 LTS operating system. Multiple source files of varying sizes are considered to validate the algorithm. The algorithm is implemented using C programming language with fork system call to create new child processes to run the multiple instances of LEX program on different cores in parallel. Each new child process created is bound to specific CPU by using processor affinity. Whereas the conventional LEX tool generated sequential lexical analyzer runs on a single core.

Experimental results for a variety of CPU core counts and source files of varying sizes have been compiled and summarized in Table 1 and illustrated in Figure 4. The experimental results show that hybrid model for parallel lexical analyzer on multi-core achieves significant speedup over the sequential lexical analyzer implementation on single core. The result establishes unequivocally that the parallel lexical analyzer's performance should scale linearly with the number of cores.

Table 1: Time required for performing sequential and parallel lexical analysis on C programs with varying numbers of CPU cores

<table>
<thead>
<tr>
<th>Experiment Number</th>
<th>File Size (Lines)</th>
<th># of Tokens Generated</th>
<th>Time Taken for Sequential Lexical Analysis using a single core</th>
<th>Time Taken (in seconds) by Parallel Lexical Analyzer</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td>2 Cores</td>
</tr>
<tr>
<td>1</td>
<td>67</td>
<td>483</td>
<td>0.0032186</td>
<td>0.0025569</td>
</tr>
<tr>
<td>2</td>
<td>78</td>
<td>499</td>
<td>0.0034874</td>
<td>0.0028008</td>
</tr>
<tr>
<td>3</td>
<td>80</td>
<td>333</td>
<td>0.0027882</td>
<td>0.0022187</td>
</tr>
<tr>
<td>4</td>
<td>130</td>
<td>494</td>
<td>0.0045738</td>
<td>0.0034771</td>
</tr>
<tr>
<td>5</td>
<td>138</td>
<td>637</td>
<td>0.0051238</td>
<td>0.0038633</td>
</tr>
<tr>
<td>6</td>
<td>149</td>
<td>522</td>
<td>0.0049501</td>
<td>0.0037504</td>
</tr>
<tr>
<td>7</td>
<td>173</td>
<td>875</td>
<td>0.0065838</td>
<td>0.0049818</td>
</tr>
<tr>
<td>8</td>
<td>174</td>
<td>836</td>
<td>0.0095566</td>
<td>0.0061892</td>
</tr>
<tr>
<td>9</td>
<td>298</td>
<td>1044</td>
<td>0.0115459</td>
<td>0.0083432</td>
</tr>
<tr>
<td>10</td>
<td>348</td>
<td>1672</td>
<td>0.0131256</td>
<td>0.0096619</td>
</tr>
</tbody>
</table>

The result analysed mainly under the following aspects:

(a) Speedup: The speedup is defined as the ratio of serial to parallel execution time, which is calculated using the following equation (6).

\[
\text{Speed up} = \frac{\text{Time taken for sequential lexical analysis using a single core}}{\text{Time taken for parallel lexical analysis using multiple cores}} \tag{6}
\]

Speedup efficiency in parallel lexical analysis using 4 cores for recognising tokens for 348 line program is shown below:
The effect on speedup using sequential and parallel lexical analyzer is shown in table 2. Figure 5 illustrates the performance enhancements associated with increasing the number of CPU cores.

(b) Throughput: The number of bytes being processed per unit of time, which is calculated using the following equation (7).

\[
\text{Data Throughput} = \frac{\text{Number of bytes in the input}}{\text{Total time taken for sequential / parallel lexical analysis using multiple cores}}
\]  

(7)

The data throughput of parallel lexical analyzer using 4 cores over an input file of size 5.6 KB is shown below

\[
\text{Data Throughput for 4 core implementation} = \frac{5628 \text{ bytes}}{0.0053514 \text{ Secs}} = 0.0084135 \text{ Gbps}
\]

Table 2: The effect on speedup using sequential and parallel lexical analyzer with different no. of CPU cores

<table>
<thead>
<tr>
<th>Experiment Number</th>
<th>File size (Lines)</th>
<th>Speedup</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Using 2 Cores</td>
<td>Using 3 Cores</td>
</tr>
<tr>
<td>1</td>
<td>67</td>
<td>1.2587899</td>
</tr>
<tr>
<td>2</td>
<td>78</td>
<td>1.2451442</td>
</tr>
<tr>
<td>3</td>
<td>80</td>
<td>1.2566818</td>
</tr>
<tr>
<td>4</td>
<td>130</td>
<td>1.3154065</td>
</tr>
<tr>
<td>5</td>
<td>138</td>
<td>1.3262755</td>
</tr>
<tr>
<td>6</td>
<td>149</td>
<td>1.3198859</td>
</tr>
<tr>
<td>7</td>
<td>173</td>
<td>1.3215705</td>
</tr>
<tr>
<td>8</td>
<td>174</td>
<td>1.5440768</td>
</tr>
<tr>
<td>9</td>
<td>298</td>
<td>1.3838695</td>
</tr>
<tr>
<td>10</td>
<td>348</td>
<td>1.3584906</td>
</tr>
</tbody>
</table>

Table 3 compares the performance of the proposed parallel lexical analyzer utilizing multiple cores to that of the sequential method using input files of various sizes. The first and second columns indicate the size of the input and the number of tokens produced, respectively. The maximum data throughput of the parallel lexical analyzer method utilizing 2, 3, and 4 cores is shown in the third, fourth, fifth, and sixth columns, respectively. In Table 3, for processing the input file of size 5.6 KB, parallel lexical analyzer using 4 cores achieves 0.0084135 Gbps of data throughput while sequential approach achieves 0.0034302 Gbps. As shown in Figure 6, parallel lexical analyzer using 4 cores achieves 2.4527724X times faster than sequential approach. The percentage increase of data throughput found in the parallel lexical analyzer using hybrid system when four cores are employed is 145.2% over sequential approach.
**Fig. 3:** Flowchart of parallel lexical scanning using dynamic task allocation and auto keyword detection method
Fig. 4: Graph of experiment number v/s time taken in sequential and parallel lexical analysis with increase in number of CPU cores

Table 3: Throughput Comparisons over an input file of different sizes

<table>
<thead>
<tr>
<th>File Size</th>
<th># of Tokens Generated</th>
<th>Data Throughput (Gbps)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Sequential Lexical Analyzer using a single core</td>
<td>Parallel Lexical Analyzer</td>
</tr>
<tr>
<td></td>
<td>2 Cores</td>
<td>3 Cores</td>
</tr>
<tr>
<td>1.7 KB</td>
<td>499</td>
<td>0.0039732</td>
</tr>
<tr>
<td>1.7KB</td>
<td>333</td>
<td>0.0049925</td>
</tr>
<tr>
<td>2.2KB</td>
<td>483</td>
<td>0.0055900</td>
</tr>
<tr>
<td>2.4KB</td>
<td>637</td>
<td>0.0037878</td>
</tr>
<tr>
<td>2.8KB</td>
<td>494</td>
<td>0.0049447</td>
</tr>
<tr>
<td>2.9KB</td>
<td>522</td>
<td>0.0046819</td>
</tr>
<tr>
<td>3.2 KB</td>
<td>875</td>
<td>0.0039442</td>
</tr>
<tr>
<td>3.6 KB</td>
<td>836</td>
<td>0.0030186</td>
</tr>
<tr>
<td>5.0 KB</td>
<td>1044</td>
<td>0.0034360</td>
</tr>
<tr>
<td>5.6 KB</td>
<td>1672</td>
<td>0.0034302</td>
</tr>
</tbody>
</table>

Fig. 5: Graph of speedup efficiency in parallel lexical analysis for various numbers of CPU core
6. ABCD LISTING ANALYSIS OF HYBRID MODEL OF PARALLEL LEXICAL ANALYZER RUNNING ON A MULTI-CORE SYSTEM:

ABCD listing is a qualitative analysis for a new model/system compared to existing model/system to know advantages, benefits, constraints and disadvantages of it from developers’ point of view [22-23]. In this section, the advantages, benefits, constraints and disadvantages of hybrid model of parallel lexical analyzer running on a multi-core system from the authors point of view for users of the system are listed:

6.1 Advantages:
(1) Reduced response time.
(2) Decreased waiting time.
(3) Improved throughput and resource utilization.
(4) Increased speedup efficiency.

6.2 Benefits:
(1) Reduced overall compilation time.
(2) Minimizes the considerable amount of time needed for text scanning and thus increases performance.
(3) Increased data throughput in tokenization process.
(4) Minimizes the memory requirements of lexical analyzer.

6.3 Constraints:
(1) If the number of cores exceeds the number of instructions, the cores are left unused, and optimal core utilisation cannot be determined.
(2) Further process of compiling cannot use the same model.
(3) Algorithm will not operate if machine is equipped with single core.
(4) It is only an initiative, and much work must be done to attain the speed of multi-core architecture.

6.4 Disadvantages:
(1) Consumes high power consumption.
(2) Due to synchronisation, thread creation, data transfers, and other factors may even outweigh the benefits of parallelization.
(3) Recognition of the number of cores and automatically adjusting the code according to the core is not possible.
(4) Optimization between code and the core of the machine is not supported.
7. CONCLUSION:

This article discusses how to accelerate the lexical scanning process by allocating tasks line-by-line to unused cores to run in parallel on multi-core processors with concurrent keyword recognition. It also discusses the way to recognize the keywords without specifying the keyword patterns in LEX specifications by developing auto keyword detection method. As a result, the assigned core tokenizes the string and detects the keywords concurrently. The parallelization approach significantly enhances the lexical analyzer's performance. As per experimental results, when four processes and cores are used, the proposed methodology significantly outperformed the sequential approach by recognizing tokens in 0.0053514 seconds. The speedup of the parallel application is 2.4527413X. For processing the input file of size 5.6 KB, parallel lexical analyzer using 4 cores achieves 0.0084135 Gbps of data throughput, which provides a 145.2 percent improvement on sequential approach. When compared to the parallel process of lexical analysis line by line, this hybrid process is comparatively better. It is clearly observed that the speedup should increase at or close to the same rate as the number of cores increases. Implementations of this algorithm can be enhanced to generate lexical analyzers.

REFERENCES:


**********